## **PDFZilla – Unregistered**

**PDFZilla - Unregistered** 

**PDFZilla - Unregistered** 

# Some Fundamental Concepts

To execute a program processor fetches an instruction one after the other from memory sequentially unless a branch Ox jump instructipp Fillar Unregistered execute a instruction there are four stages, which are Fetch, Decode, Execute (Acu or logical operation), write Back, when the instruction is fetched from memory it gets decoded to find the operands, meanwhile the Content of Pc gets incremented to point to next instruction in memory. Once the operands are read it gets executed using acu and the result is stored in the destination (conte Back).

PDFZilla - Unregistered



In this organization at the vigestors, Alu and control unit is connected via a single bus. (This bus is the internal hus of the processor). bus of the processor).

The external bus je data bus and address bus are connected to the processor bus via MAR and MDR registers.

De register is professional for the processor or ternal bus and by External memory bus & Data stood in MDR can be given to caternal memory bus and internal processor bus.

-> Register MAR has one infut and one outfut. It gets the input from processor bus (address) and it sends the address to external address bus.

> Au the general profizilla Tunregistered Ross has one enjut and one author.

- > The three registers x, y and Z are used by processor for temposary obsage of data during execution. Register X revieues the data from bus but et cannot grie the data to bus. Register Z gives the data to bus.
- -> Alu has two inputs A&B. A is recieved from multiplexes, B is directly from bus.
- -) It is a two input multiplexer. One input to a multiplexer is constant another input is output of register y. There are two select lines, select 4 and select y. select 4 is selected when content of PC has to be incremented. Elect y is selected during execution of instruction.

) outfut of Alle is directly gated to the register Z.

Distriction decode DFZilla confegistered it is responsible for devoling the instruction which is present in the registry IR. Hence the output of IR is directly connected to this block

) Decoder generates the control signals meeded to select the registers involved and direct the transfer of data.

Register Transfers.

An instruction execution involves a series of steps where the data is transferred from one to another.

Every register has two control signals to place the content of register on to the bus or from toad the content from bus to register.



- The infut and outfut of register are connected to bus we switches. The two signals for input and outfut are Ren and Rout.
- ) when Rin is set to 1, the data on the bus is loaded ento R.
- on to bus. PDFZilla Unregistered

For example bransfer the content of Register Ro to Ry.

- 1) Report is set to 1. This places the contents of Re onto bus.
- 2) Ryon is set to 1. This Loads the content from busto Ry

All the operations and data transfers take place within the time periods defined by the processor clock. Registers are made of edge triggered flip flops.

consider an emplementation for one but of the Register. Ri.



Input and output for one regester bet

A two input multiplexer is used to select the the data applied to the elp of edge triggered D flep flop. The two select lines are RPDFZIIIa - Unregistered

- the bus. This data will be loaded into flip flop at the vising edge of the clock.
- -) when Ri in is zero, multiplexes feeds back the value currently stored in the flip flop.
- re-state gate.
- -> when Riout is equal to zero, its an open switch, the gatis outfut is in the high impedance state.
- i)e the gate drives the bus to 0 or 1 depending on the value of q.

Performing an Amplita of Integistered

- eri- R3 = R1 + R2 (we assume that instruction has been
- -> Alle is a combinational circle which has no internal storge
- > It performs logical and another operations on two operands applied to 0t A and B elps.
- ) one of the operand is form of of multiplexer and other operand is directly obtained from bus.
- ) Result of Aux operation is directly gated to the region Z.
- The sequence for the instruction  $R_3 = R_1 + R_2$  is as follows.

- 1) Reout, you
- e) Reout, selecty, Add, Zen
- 3> Zout, Raen

These are the signals that gets generated 3 steps occurs in 3 clock cycles. PDFZilla – Unregistered

In the first step content of Rz is placed on the bus and It is loaded on to the register y.

In the second step content of Rz is placed on the bus and it is directly given to Alex as second enput. Multiplexer selects the output of y and gives it to Alex as first esp. Alex add signal gets generated of pof Alex is directly stored in register PDFZilla - Unregistered

In third step content of 2 (result) will be placed on the bus and looded onto the register Rs.

Fetching a word from Memory Note: - It is not fetching an instruction. Instead it is to fetch an Operand after devoling.

-) To fetch (read) a word from memory processor sends the address of memory location where the information is stored and then values a Read request.

Holdress is sent to MAR register and control signal read gets generated. when the time benied is complete data is stored in negister MDR. From where it can be transferred to other registers enside the processor.

MDR has four control bignals IDK in and MDR out Control the connection to internal bus. MDR in and MDR out control the connection to external bus.

MDR en = 1. Data from entimal processor bus is loaded ento on DR MDR out = 1 Data from MOR is loaded onto internal processor bus.

MDROUTE=1 Data from external bus is loaded onto more memory



The actions to be performed

- 1) content of R1 (adplote) lahouthregistered MAR. i, e MAR [R]
  2) Institute a read operation.
- 3) wait for MFC (memory turction complete) signal trom memory (Addressed device always sends MFC signal)." The generation of MFC signal means the data is present on MDR register.
- 4) Load mor from
- 5) R2 (mor)

sequence of signals are as follows.

- 1) Report, maren, read (mar out is always enabled)
- e) MORENE, WMFC
- 3) morout, Rain PDFZilla Unregistered
- recontent of Re is placed on the bus which is received by MAR. Since MAROUT is always enabled topos of MAR is vicieved by external memory address bus. A read control signal is activiated at the same time MAR is loaded.
- -) This Read Signal causes the bus interface circuit to generate an internal command called as Memony Read is MR on the bus.
- ) In the second step data is recieved from external bus ento MDR and a wait MFC signal is activated
- ) In third step, only after confictingnal is generated (which means a walled data is present on mor) content of mor



- 1) Reout, maren
- 2 Report, morin, sinte
- 3) moroute, wmppFZilla Unregistered
- De written is loaded into mor and write oignal is initiated. In the third otep the content from mor is written to memory and processor waits until it reviews worse from memory (addressed device).

Execution of a complete Instruction To execute an instruction 4 steps are required. They are 1) Jetth the instruction 2) Decode ( uead the operands) 3) Perform Alu Or PDFZill**å – Unregist**ered 4) store the result. Ez:- Add (R3), Ra sequence of oteps are as follows. 1> PCout, MARIN, Read, Selecty, Add, Zin &> Zout, PDFZillar Jurregistered MOROUT, IRin 3> 4> Rout, MARin, Read 5> Resout, Yen, WIMFC 6> MORaut, Selecty, Add, Zen Zout, Rion, End 孙

Note: First three steps are for fetch phase which is common to all the instructions. Remaining steps are for Devoting, Exection and write back. One step occurs in one clack cycle.

PDFZilla - Unregistered ress of instruction in In the first step, contents of pc, are placed on bus, which goes into mar and read signal gets activated to increment content of Pc, constant 4 is selected by mux, Add signal is generated. All performs addition on the ilps one elp is constant and another elp is content of Pc which is avialable on Bus. Result is stored in Register Z.

In 2nd clock uple updated value of Pc which was en Z is placed on bus and reviewed by Pc and regester y. (It is saved in y coz, this value is needed during Branch instruction won Fc signal gets arbivated.

To third clock uple content of MDR is placed in register IR

1) In fourth uple content of Rs (address) is placed in MAR and
wead signal is activated. (Decoding otep)

5) In fifth uple content of R1 is placed on the bus, which is
stored in y and waits for MFC

PDFZIIIa nurregistered bus which become

6) In sixth cycle content of first ip is selected by mux using
the and op to Alu. First ip is selected by mux using
beleaty. Addition is performed f stored in Z. (Execution
otep)

7) In seventh cycle result is placed on bus, and stored in

R. End signal causes a next instruction to be fetched.

Branch Instruction.

Branch instruction reptalls. - Unregistered pe with branch target address. The address is got by adding the effect to updated value of Pc. (-2+[pi])

Instruction fetch phase is some for all instructions. In fetch phase the updated contents of Pc is also loaded into vegester y. (check step 2). Before the instruction is fetched Pc would have got the updated value. Then in the third step instruction will be loaded into IR.

If the instruction which was loaded into IR was a branch instruction then Pc should get the branch target address mot the recently updated value. In this case the offset should be added with content of Pc. Content of Pc is on y. First i/p to Alu is from multiplexer, it selects, beliefly and second i/p is from potalial threefistered directly to Alu. Offset is calculated by instruction decoder circuit and loaded on to bus.

Hur performs addition places the result on Z. Lastly content of Z is placed on the bus and reviewed by Z.

- 1) Prout, MARin, Read, select 4, Add, Lin
- 2> Zout, Pcin, yen, womfc
- 3) MDRout, IRin
- 4) Offset field of IRout, Add, Zon
- 5) Zout, Pcin, End



PCout, R=B, MARin, Read, IncPc

kimfc

MDRouts, R=B, IRin

R4 outs, R5outs, Selects, Add, R6in, End

Note: - R=B means content on Bus B is govern to Bus c R=A means content on Bus A is govern to Bus c

In this architecture an Incrementor unit is used which increment the contents of PC by 4. This unit climinates the need to add 4 to PC by ALLE. PDFZIIIa - Unregistered mux is Still useful to increment Other address such as memory address on load Multiple and Store Multiple instructions.

In the Steps to fetch an instruction Add R4, R5, R6, the Content of Pc is placed on Bus B. The signal R=B Causes the content on B (which is content of Pc) to be placed on Bus C. From Bus c, content is placed into mar register. MAR is connected to external address bus. Pc gets invernented.

PDFZIIIa - Unregistered

In step 2 confic gets activiated.

In Otep 3 Content of MDR is placed on Bus B. This content is Bent to Bus c by activating the Signal R=B. From Bus C, Content is placed ento register IR.

In step 4 Ry content is placed on Bush of R5 content placed on Bush. Ros is given to Alu by mux, R5 is derectly given to Alu. Result is stored on R6

### Hardwised Control

To execute instructions, processor must have some means of generating signals on a profes sequence. There are two approaches, 1) Hardwined control of Microprogrammed control PDFZilla - Unregistered

Control sequence consider the control sequence for the instruction.

Add (R3), R1 and Branch instruction.

Every step in the sequence is completed in one clock period. The vequired control signals are determined by

1) contents of control step counter

at contents of instruction register

3) contents of conditional code flags

1) External P/P signals, such as MFC and ontempt request.





The decoder encoder block is a combinational circuits that generates the requiportality of the state of all its inputs. Counter is to keep train of steps.

step decoder provides a seperate signal line for cach step, or time blot in the control sequence. i,e at time T1, steps gets generated and so on.

IR will have different instruction but one at a time (Add, XOR, Move --) Instruction decoder will generate seperate signal for each instruction. So if we assume in instruction bet architecture there are 256 instructions then 256 different signals can be generated (only one will be alticed at a time)

Encoder circuits combenes all the enfuts and generate a endividual control signal be you, Prout - ...

For the control sequence Add (R3), R and Branch instruction when decoder generates the signal.

Zen = T1 + T6. Add + T4. BR + - --

Zin is generated in time slot T1 for all the instruction since fetch phase is saRDF4HaælUnregistered During T6, Len is generated for Add and during T4, Zin is generated for Branch instruction.

End = Tz. Add + Ts. BR+

End signal resets the counter so that next instruction will be fetched.

Run signal is set causes the counter to be incremented at every clock cycle. Fillian Unregistered counter stops counting which is required when summer signal is issued, which causes the processor to wait for the reply from memory for more than one clock cycle Branch Add



### PDFZilla - Unregistered

Mecoprogrammed control

In hardwired, control signals are generated by encoder decoder circuit.

In microprogramed control, signals are generated and stored in memory. As and when required they are read from memory.

Control word is a word whose individual bits represents various control signals.

Consider an example of control sequence control to Add (R3), Ra.

seven steps representational unregistered of A sequence of control words which is generated for a individual instruction is known as microsoutine for that instruction. Individual control word in a microsoutine represents microinstruction.

An example of resconstrutions for the sequence generated for Add (R3), RipDFZilla - Unregistered

| Micro-<br>instructions | • • | Ren | Rocet | MAREN | Read | MDRough | IR 85 | Yen. | Select | Add | Zto | Leut | R1 out | Raen       | Rocut | Confc | God |              |
|------------------------|-----|-----|-------|-------|------|---------|-------|------|--------|-----|-----|------|--------|------------|-------|-------|-----|--------------|
| _1                     |     | 0   | ı     | 1     | 1    | C       | -     |      | 1      | 1   | 1   | 0    |        |            | 0     | 2     | 0   |              |
| 2                      |     |     | 0     | 0     | 0    | O       | 0     | 1    | 0      | 0   | 0   | 1    | 0      | 0          | 0     | 1     | 0   | <del> </del> |
| . <u>3</u>             |     | 0   | 0     | 0     | 0    | 1       | 1     | 0    | 0      | 0   | 0   | 0    | 0      | 0          | 0     | 0     | 0   |              |
| 4                      |     | 0   | 0     | 1     | 1    | 0       | 0     | Ô    | 0      | 0   | 0   | 0    | 0      | <u>)</u>   | 1     | 0     | 0   |              |
| 5                      |     | 0   | 0     | 0     | 0    | 0       | 0     | 1    | 0      | 0   | 0   | 0    | 1      | $\bigcirc$ | 0     | 1     |     |              |
| 6                      |     | 0   | 0     | 0     | 0    | 1       | 0     | O    | ١      | 1   | 1   | 0    | 0      | 0          | 0     | 0     | 0   |              |
| 7                      |     | 0   | 0     | 0     | 0    | 0       | 0     | 0    | 0      | 0   | 0   | l    | 0      | 1          | 0     | 0     | 1   |              |
| *                      |     |     |       |       |      |         |       |      |        |     | _   | l    | i      |            |       |       |     | - 1          |



Basic organization of necroprogrammed control unet

The nivrosoutines for all instructions are stored in a special memory called as control store. The control unit can generate the control signals by sequentially reading the control word ED tilla or infegistered nivrosoutine from the control store.

To read the Control woods. Exquentially from Control Store, a mero program Counter (repc) is used. when a new instruction is loaded into IR, starting address generator, generates the starting address of the microscutine in control store.

The starting add PDFZillast Undegistered on application of whole i, every clock cycle the upc gets incremented and control words are read sequentially from control store.

Microsoutine for instruction Branch LO

Address Microinstruction

PCout, MARIN, Read, Scleeter, Add, Zon

Zout, Pcin, Yon, WMFC

MDRout, IRin

Branch to starting address of appropriate:

PREZILLA-Unregistered

25 If N=0, then branch to microenstruction of e6 offset-field-of IRout, selectly, Add, Zin 27 Zout, Pcin, End.

when the instruction Branch KO is loaded into IR, in the above example we assumed that the appropriate routine for Branch KO is in the address 25 of control store.

sence it is conditional branch, if N=0 (i,e vesult of arithmetic operatoppediffa Vintegistered else N=0) then branch to microvaltene O. (Fetch the next enstruction). If not (N=1) then Branch target address should be address should be address by adding content of Fc to offset f target address by adding content of Fc to offset f store back in Fc. (This happens in the address 26,27).



To support missoprogram branching the control unit is modefied. Starting addless generator block becomes starting and branch addless generator. This block loads a new addless into lept when the missoenstruction instructs the starting address f branch addless generator to do so.

To allow conditional branch, inputs to the block consist of caternal inputs and conditional codes and also Instruction vegester.

### Microsophotouctions

A simple way to structure microinstruction is to assign one bit position to each control signal. Assigning individual bits to each control signal signal results in long positive Unitegistered. To avoid this the signals are grouped into different fields. Signals are grouped in such a way that the signals are mutually exclusive i, e only one signal in a field can be active at a time.

Microenstruction

| - Licelistrates on            | 1                      |                                  |
|-------------------------------|------------------------|----------------------------------|
| Fl                            | PDFZilla - Unregis     | tered                            |
| (4 6813)                      | (3 bets)               | (3bf+5)                          |
| 0000: No transfer             | 000: No transfer       | 000: No transfer<br>002: MAR: En |
| 0001: PCout<br>0010: Morout   | 001: Pcin<br>010: Iren | 010 8 MORON                      |
| 0011: Zout                    | 011: 20n               | O11 : TEMPED                     |
| 0100: Roout<br>0101: Reput    | 100: Roin<br>101: Rion | 700 : Low                        |
| 0110: R2 out                  | 120: R2en              |                                  |
| OL11: Ra Out<br>1010: Tempout | 221 : Roen             |                                  |
| 1011: Offset out              |                        |                                  |
| F4                            | F5 F6                  | F7 (1 be                         |

| -                   | F4        | F5            | 1-6          | F7 (1 bet    |
|---------------------|-----------|---------------|--------------|--------------|
| STATE OF THE PERSON | (4 bets)  | POFZilla - U  | Jnregistered | 0: No autron |
| STATE SALLAND       | 0000:Add  | 00: No aution | ,            | 1° WMFC      |
|                     | 0001: sub | 01: Read      | 1: Selecty   |              |
| -                   | •         | 1 h · monete  |              |              |

11113 XOR

F8 (168t)

0: Continue

13 End



The flow chart is for add instruction, which vietnessents the microvountines for different addressing mode of add instruction.

enstruction. we will consider the microsoutine for add instruction in

i,e Add (R2)+, R2

The address 000,001,002 are for fetch, which is same for all the instruction.

ZAS The address 003 is a branch instruction which deeldes the jump to the appropriate routine.

Instruction Deidder determines the address of the appendite menocoutine in control store. For the above to the whomas in

Now there is a need to determine the micronoutine to the address 101. for the autoencement addressing made. so for that 10th bit and 9th bit of IR register is added to 5th an 4th bet of upc.

|             | <del> </del> | M  | ode | 9 | <u> </u> |      |
|-------------|--------------|----|-----|---|----------|------|
| contents of | opcode       | 0  | 1   | 0 | Rosc     | Rdst |
| LK.         |              | 10 | 9   | 8 |          |      |

In IR regester three beto je 10,988 are used to Specify modes.

PDFZilla - Unregistered 10th 9th bet

-> this indicates indexed addressing mode

-> autodernent advessing mode

-) autoinuement addressing mode 0

-) regester addlessing mode.

If 8th bet is 1 then et is indirect form of the corresponding addressing mode.

En: - 111, 101,011,000 - indirect endersed, autodeuense autodeuenent and vegister mode.

110, 200, 010, 000 -) direct indexed, autodevener. autoinuement and negletice made.

```
upc = 101 (octa)
       8 $ 6 6 43 210
       002 000 001 \( \text{upc(201)}
                           + ( 20th 4 9th bit of IR)
BELOR
                   PDFZilla - Unregistered
              100 001 × upc
  Bet the 3d bit of upc by 8th bit of IR ise
    elpc3 - [IRIO] . [IRG]. [IRS]
                   • \frac{1}{2} • \frac{1}{2} • \frac{1}{2}
     upc = Oo1 PDEZilla O Unregistered
      Take a branch to 141 address which is the
routine for autoincement addressing mode.
7 At the address 143, once again there is a bearetr
  Instruction to decide whether to execute the Enstruction
 at at address 170 are to ship.
 ) Meuo enstruction at address 170 gets executed only of
   it is endirect in form of addressing mode. In our
  example et is dérect form of autoinvernent mode hence
  170 has to be begjassed.

PDFZilla - Unregistered, 000 cupc. (170)

upc contents = 170 i,e 001
   epco=[IR8] =
                      68t OR
                             001 221 001 (171)
```

IR8 = 1

(Octal) Mecroenstruction Address Plout, MAREN, Read, Selecta, Add, Zon \_**0**00. Zout, Pun, Yen, WMFC 001 MDRout, IRin 002 PDFZilla - Unregistered
Lebranch Lepc - 101 from Instruction decodes 003 upc5,4 < [IR, 10,9]; upc3 < [IR,0]. [IR9]. [IR] RSout, MARIN, Read, Select 4, Add, 20 n 121 122 Zout, Rien leBranch & lepc < 170; lepco (IR8) }, 123 wm FC 170 morphilla - Unregistered, wmfc 171 MOROUT, YEA 172 Raout, Selecty, Add, Zen 173 Zout Rzen, End

For our example 170 well not execute.

Microinstructions with Next-Address Field



In the previous flowchart there are several branch microenstructions.

These microinstructions are needed just to find the address of next microinstructions. So to awood this extra branch voutine an alternate appears is used where the address field PDFZillal worthefistered the from where microinstruction. This address specifies the from where the next microinstruction has to be fetched. (So every instruction becomes a branch instruction also), only instruction becomes a branch instruction also, only broblem in this appearsh is extra bits are needed to specify address.

Serve every meroenstruction holds the address of next instruction up PDFZHanUntegistered hold the starting address (sequential) of mirroinstructions.

lept is replaced by micro address register which is loaded from next address field of every microinstruct

Next-addiess is fed into lear by OR-gate, so that address can be modified based on enternal of p, conditional codes.

Devoding circuits will generate the Starting address of mirrouverine based on opcode in IR.

For this appreach several extra signals are needed. Ex:- OR mode to set of off-oring is used.

OR endorc -) is set tor if endirect addressing mode is used. PDFZilla - Unregistered

# Mecroenstruction

| - Ole on triel                          | ion              |                  |
|-----------------------------------------|------------------|------------------|
| Fo (86%)                                | F2 (3 bets)      | F2 (368ts)       |
| • • • • • • • • • • • • • • • • • • • • | 000: No transfer | 000: No transfer |
| Address of                              | 001 : PCout      | OOL & PCOn       |
| next                                    | 010: MDRout      | 010 % IREO       |
| · sullaon                               | 011 % Zout       | 011: Zen         |
|                                         | 100: Resolut     | 200 : Rories     |
|                                         | 101: Rostout     | 202 & Rosten     |
|                                         | 120: Tempout     |                  |



Implementation of micronoutine for sequence Add (RI)+, R2) using encoded signals

| al    | 14        |     |            |                  |              |      |      |    |    |     |     |
|-------|-----------|-----|------------|------------------|--------------|------|------|----|----|-----|-----|
| odder | FO        | FI  | 12         | _ <del>F</del> 3 | F4           | FS   | - F6 | F4 | F8 | f-9 | Flo |
| 000   | 00000001  | 001 | 011        | 001              | 0000         |      | 1    | 0  | 10 | T 0 | 10  |
| 001   | 00000010  | 021 | 001        | 100              | 0000         | 00   | 0    |    | 10 | 0   | -   |
| 002   | 00000011  | 010 | 010        | 000              | 0000         |      | -    | 0  | 0  | -   | 0   |
| 003   | 000000000 | 000 | 000        | 000              |              |      | 0    | 0  |    | 0   | 0   |
| 121   | 01010010  | 100 | <b>PDF</b> | <b>2</b> 41a     | TUN          | regi |      |    | 10 | 1   | 0   |
|       | 01111000  | 011 |            | 000              | <del> </del> |      |      | 0  |    | 0   | 0   |
|       | 01111 001 | 010 |            |                  |              |      | 0    |    | 0  | 0   | 1   |
| -     |           | 010 | 000        | 001              | 0000         | 01   | 0    | 1  | 0  | 0   | 0   |
|       | 01111016  | 010 | 000        | 100              | 0000         | 00   | 0    | 0  | 0  | 0   | 0   |
|       | 01111011  | 101 | 011        | 000              | 0000         | 00   | 0    | 0  | 0  | 0   | 0   |
| 1731  | 0000000   | 011 | 100        | 000              | 0000         | 0    | 0    | 0  | 0  | 9   |     |
|       | i         |     |            |                  |              |      |      |    |    |     | 0   |

### **PDFZilla – Unregistered**

**PDFZilla - Unregistered** 

**PDFZilla - Unregistered** 

#### PDFZilla – Unregistered QUESTION BANK - III (Module – 4 & 5)

- 1. Convert the following pairs of decimal numbers to 5 bit, signed, 2's complement binary numbers and add them. State whether or not overflow occurs in each case.
- i) 7 and 13
- ii) -5 and 7
- iii) -10 and -1 PDFZilla Unregistered
- iv) -14 and 11
- v) -3 and -8
- 2. Draw a figure to illustrate and explain a 16-bit Carry-Look Ahead Adder using 4-bit adder blocks.

Show that the carry and sum are generated in 5 and 8 gate delay respectively.

- 3. Using a block diagram which shows the register configuration, perform sequential circuit binary multiplication of Multiplicand=1010 and Multiplier = 1101.
- 4. Explain Booth's algorithm. Multiply 01110 (+14) and 11011 (-5) using Booth's multiplication, and explain.
- 5. Explain the design of 4-bit Ripple Carry Adder with a neat diagram.
- 6. Explain the design of a 4-bit Carry-Look Ahead Adder, with a neat diagram.
- 7. Show the multiplication of (+13) and (-6) using bit-pair recoding technique.
- 8. Explain Binary political different function operation X-Y on 2's complement numbers X and Y.
- 9. Differentiate between restoring and non-restoring division.
- 10. Illustrate the steps for non restoring division algorithm on the following data: Dividend=1011, divisor=0101.
- 11. Explain Two methods of Fast Multiplication.
- 12. Explain Carry-Save Addition of Summands.
- 13. Write IEEE standard floating-point formats for 32-bit representation and explain
- 14. Illustrate with an example the algorithm for Restoring binary division with block diagram.

- 15. Illustrate with an example the algorithm for Non-Restoring binary division with block diagram.
- 16. Explain 4 bit can Devia head adder white this is it less carry-look ahead adder.
- 17. Perform 56-78 using 1's complement and 2's complement methods.
- 18. Using Booth algorithm multiply (-13) and (+ 107).
- 19. Draw a circuit diagram for binary division and explain its operation.
- 20. Explain how Booths algorithm is suitable for signed numbered multiplication in comparison of conventional shift and add method.
- 21. Write a short note on look ahead carry generator.
- 22. How do you de PDFSTADDERS Proprie gistered and adder?
- 23. Explain the sequential binary multiplier with the use of a block diagram.
- 24. Explain the computational details of multiplying two 4 bit numbers 1 0 1 1 and 0 1 0 1 using Booths algorithm. Verify the result obtained.
- 25. With a neat diagram explain the floating-point addition-subtraction unit.
- 26. Multiply 10011 and 01001 using Booth's algorithm.
- 27. Let Multiplicand A = 110101 and Multiplier B= 011011. Multiply the given signed 2's complement numbers using Booth's algorithm. Verify the result using bit-pairing of multiplier.
- 28. Draw a neat sketch of single bus organization of the data path inside a processor, explain the three steps to be performed by the processor to execute an instruction.
- 29. Write and explain the control sequences for execution of following instruction with respect to single bus organization: Add R2, (R4).
- 30. Write and explain the control sequences for execution of following instruction with respect to single bus organization: Add (R3), R1.
- PDFZilla Unregistered
  31. List the actions needed to execute the instruction Add R1, (R3). Write the sequence of control steps to perform the actions for a single bus structure. Explain steps.
- 32. With a neat Block diagram, explain three bus organization and write control sequence for the instruction: Add R1, R2, R3.
- 33. Compare hardwired control unit with micro-programmed control unit.
- 34. Write the control sequences for the instruction Move (R1), R2.
- 35. With a neat block diagram, explain hardwired control unit, which shows separation of the decoding and encoding function.
- 36. Explain with a neat block diagram, the basic organization of a micro-programmed control unit.

- 37. Write and explain the control sequences for execution of an unconditional branch instruction.
- PDFZilla Unregistered
  38. Write and explain the control sequences for the execution of following instruction: Add (R3), R1
- 39. What are the modifications required in the basic organization of a micro programmed control unit to support conditional branching in the micro program.
- 40. Explain micro instruction sequencing with next address field.
- 41. Give the Micro instruction for Branch < 0.
- 42. Draw a block diagram of a complete processor and identify the units

**PDFZilla - Unregistered** 

**PDFZilla - Unregistered** 

## **PDFZilla – Unregistered**

**PDFZilla - Unregistered** 

**PDFZilla - Unregistered**